## Lecture 6: 8086/8088 Pins and Work Modes

Prof. Xiangzhong FANG xzfang@sjtu.edu.cn

# The 80x86 IBM PC and Compatible Computers

Chapter 9.1 8088 Microprocessor

#### 8086/8088 Pins



#### Minimum Mode



### Remember CMOS Gates?



| inputs |   | the output c |     |                 |     |     |              |
|--------|---|--------------|-----|-----------------|-----|-----|--------------|
| a      | b | AND          | OR  | N <u>AN</u> D   | NOR | NOT | XOR          |
|        |   | a b          | a+b | $\overline{ab}$ | a+b | a   | $a \oplus b$ |
| 0      | 0 | 0            | 0   | 1               | 1   | 1   | 0            |
| 0      | 1 | 0            | 1   | 1               | 0   |     | 1            |
| 1      | 0 | 0            | 1   | 1               | 0   | 0   | 1            |
| 1      | 1 | 1            | 1   | 0               | 0   |     | 0            |

**Boolean logic operations** 

## Address/Data Demultiplexing & Address latching



#### Data Bus Transceiver



## Memory/IO Control Signals



## Other Control Signals

- **# MN/~MX:** Minimum mode (high level), Maximum mode (low level)
- ★ ~ RD: output signal, CPU is reading from memory/IO
- **READY:** input signal, memory/IO is ready for data transfer
- **# INTR:** input signal, interrupt request from 8259 interrupt controller, maskable by clearing the IF
- **X NMI:** input signal, non-maskable interrupt, CPU is interrupted after finishing the current instruction; cannot be masked by software
- **# INTA:** output signal, interrupt ack
- **\*\* ~BHE:** output signal, ~BHE=0, AD8-AD15; ~BHE=1, AD0-AD7

## Other Control Signals

**# HOLD:** input signal, hold the bus request

# HLDA: output signal, hold request ack

**♯ RESET:** input signal, reset the CPU

## 8086/88 Memory/IO Timing

